

# Indian Institute of Technology Bombay

EE309, 2024

Report On

# Pipelined IITB RISC CPU

| $Course\ Instructor:$         | Prof. | Virendra Singh |
|-------------------------------|-------|----------------|
| $Group\ Members:$             |       |                |
| Prajwal Nayak                 |       | 22B4246        |
| Sarvadnya Nandkumar Purkar    |       | 22b4232        |
| Shikhar Moondra               |       | 22B0688        |
| Siddick Mohammed Hamza Khatri |       | 22b4241        |

#### Abstract

This project focuses on the detailed design and implementation of a

sophisticated 6-stage pipelined processor, the IITB-RISC-23, tailored specifically for educational purposes within the context of computer architecture and digital systems. The processor is based on a 16-bit instruction set architecture (ISA), featuring 8 general-purpose registers (R0 to R7) where R0 is reserved as the Program Counter.

# Contents

| 1 | Introduction                 | 4  |
|---|------------------------------|----|
| 2 | List of Components Used      | 4  |
|   | 2.1 Arithmetic Logic Unit    | 4  |
|   | 2.2 Decoders                 | 5  |
|   | 2.3 Writer                   | 5  |
|   | 2.4 Hazard Detection Unit    | 5  |
|   | 2.5 LMSM Unit                | 5  |
|   | 2.6 Register File            | 6  |
|   | 2.7 Memory                   | 6  |
|   | 2.8 Shifter                  | 6  |
|   | 2.9 Sign Extender            | 6  |
|   | 2.10 Multiplexer             | 6  |
|   | 2.11 PC Update Unit          | 7  |
|   | 2.12 Testbench               | 7  |
|   | 2.13 A few example testcases | 7  |
| 3 | DataPath                     | 8  |
| 4 | Results                      | 10 |
| 5 | Simulation Results           | 11 |
| 6 | Contributions                | 13 |

#### R Type Instruction format

| Opcode  | Register A (RA) | Register B (RB) | Register C (RC) | Comple  | Condition (CZ) |
|---------|-----------------|-----------------|-----------------|---------|----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (3-bit)         | -ment   | (2 bit)        |
|         |                 |                 |                 | (1 bit) |                |

#### I Type Instruction format

| Opcode  | Register A (RA) | Register C (RC) | Immediate       |
|---------|-----------------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (3-bit)         | (6 bits signed) |

#### J Type Instruction format

| Opcode  | Register A (RA) | Immediate       |
|---------|-----------------|-----------------|
| (4 bit) | (3 bit)         | (9 bits signed) |

## 1 Introduction

IITB-RISC is a 16-bit very simple computer developed for teaching that is based on the Little Computer Architecture. The IITB-RISC-23 is an 8-register, 16-bit computer system. It has 8 general-purpose registers (R0 to R7). Register R0 always stores the a Program Counter. All addresses are byte addresses and instructions. Always it fetches two bytes for instruction and data. This architecture uses condition code register which has two flags Carry flag (C) and Zero flag (Z). The IITB-RISC-23 is very simple, but it is general enough to solve complex problems.

## 2 List of Components Used

## 2.1 Arithmetic Logic Unit

The Arithmetic Logic Unit (ALU) is a crucial component within the central processing unit (CPU) of a computer, responsible for executing arithmetic and logical operations on binary data.

#### 2.2 Decoders

They take in the IRs of different stages and give out the control signals required in that particular stage.

#### 2.3 Writer

This unit decides whether we should keep the bubble of the stage on or off, and it dies this by taking in result from the hazard detection unit and the decoders form stage 2.It also manages when the pc will be updated. (Because if a Hazard is caused then we might need to put the IR1 IR2 and IR3 into buuble).

#### 2.4 Hazard Detection Unit

A hazard detection unit is a crucial component within a pipelined processor responsible for identifying and managing hazards that arise due to dependencies between instructions. Hazards can include data dependencies (e.g., read-after-write) and control flow changes (e.g., branches). The hazard detection unit monitors the pipeline stages to detect these hazards and implements strategies to resolve them. For data hazards, the unit may stall the pipeline, use data forwarding techniques to supply needed data or reorder instructions. Control hazards are managed by predicting branch outcomes and flushing incorrect instructions if predictions are wrong. The functions that could generate hazards include consecutive R-type instructions in which the destination of the first one is the source of the next, conditional and unconditional jumps, load and store.

#### 2.5 LMSM Unit

The LMSM unit is a specialized unit designed to handle LM and SM instructions within a processor. This unit takes the instruction as input and produces two outputs. First, it processes the immediate value from the instruction and determines the index of the rightmost 1 bit within that value, outputting this index as a 3-bit value. Additionally, the LMSM unit generates an 8-bit output where the bit corresponding to the identified index of the rightmost 1 bit is 0, and all other bits are set to 1. This output effectively masks out the bit at the identified index.

## 2.6 Register File

In computer architecture, a register file is a crucial component that stores data used by the CPU during instruction execution. In this project, having 8 registers numbered from 0 to 7, with register 0 designated as the program counter (PC), reflects a typical setup found in processor designs. Register 0, acting as the PC, holds the memory address of the next instruction to be fetched and executed.

### 2.7 Memory

Memory in computing refers to the electronic components used to store and retrieve digital data and instructions. Two main types of memory are data memory (RAM), which holds data being actively processed by the CPU, and instruction memory (ROM or Flash memory), which stores program instructions for the CPU to execute.

#### 2.8 Shifter

A left shifter is a digital circuit that performs a left shift by one bit on an input binary number, effectively multiplying the number by 2. In this operation, the bits of the input number are shifted to the left by one position, with the most significant bit (MSB) being discarded, and a 0 bit inserted into the least significant bit (LSB) position.

## 2.9 Sign Extender

A sign extender, also known as a sign extension unit or sign extension circuit, is a digital circuit used to extend the sign bit of a binary number

For example, if we have an 8-bit signed number represented as where  $b_7$  is the sign bit, and we want to extend it to a 16-bit signed number, the sign extender would replicate  $b_7$  (the sign bit) across bits  $b_8$  across  $b_{15}$ , resulting in  $b_7b_7b_7b_7b_7b_7b_7b_7b_6b_5b_4b_3b_2b_1$ .

## 2.10 Multiplexer

A multiplexer (MUX) is a fundamental digital circuit used in electronics and computing to select one of many input signals and route it to a single output. Think of it as a data selector.

## 2.11 PC Update Unit

The PC (Program Counter) update unit, typically implemented as a simple adder circuit within a CPU, performs the essential task of incrementing the program counter value by 1 after fetching an instruction. This unit ensures that the CPU can effectively proceed to fetch the next instruction in sequence from memory.

#### 2.12 Testbench

A testbench is a key component used in digital design and verification processes to ensure the correctness and functionality of hardware designs or modules before physical implementation. It consists of a separate module that interacts with the design under test (DUT).

### 2.13 A few example testcases

In this particular case, the testcase was a carefully constructed memory that will check collisions in code and see to it that the right output is given in the right place. We tested on various instructions and few of them are mentioned below:

```
signal memory_storage : array_of_vectors :=
(0 \Rightarrow "0001101111001000", -- this is r1 = r5 + r7 with no condition
1 => "0001101111001010", --ADC or Add if carry = 1
                                                            r1 = r5 + r7
2 \Rightarrow "0001101111001001", --ADZ \text{ or ADD if zero} = 1 \text{ r1} = \text{r5} + \text{r7}
3 \Rightarrow "0001101111001011", --AWC or ADD with carry r1 = r5 + r7 + carry
others => "000000000000000");
   and
signal memory_storage : array_of_vectors :=
(0 \Rightarrow "0001101111001000", -- this is r1 = r5 + r7 with no condition
1 => "0001101111001010", --ADC or Add if carry = 1
                                                            r1 = r5 + r7
2 \Rightarrow "0110 \ 010 \ 0 \ 11100000", -- LM from M[r3]->r5, M[r3 + 1]->r6, M[r3+2]->r7
3 => "0110 010 0 00011000", -- LM from M[r3]->r3 and M[r3 + 1]->r4
4 \Rightarrow "0001101111001000", --r1 = r5 + r7 with no condition
5 \Rightarrow "0001\ 001\ 111\ 110\ 0\ 00", --r6 = r1 + r7 with no condition -- collision
6 \Rightarrow "0001 \ 001 \ 010 \ 111 \ 0 \ 00", --r7 = r2 + r1 --collision with 4
```

```
7 => "0010 001 010 111 0 00", -- r7 = r2 nand r1
8 => "0011 010 000001110", -- LLI immediate in the lower values of R3
9 => "0111 010 000000111", --SM but values is taken from r3
10 => "1000 101 011 000001", -- BEQ for the WIN no collision here though others => "0000000000000000");
```

## 3 DataPath

The Datapath shows all the connections being made and gives a quick glimpse of the project. Here the datapath consists of the ALU1, 2, 3, Register file, Muxes, PC and various registers for storing the value of the IR and components like LMSM unit and Hazard detect unit and Writer.



The above figure can explain the functioning of how a instruction is processed and dealt with, each instruction takes one cycle in each of the stages and then gets stored in the pipeline register ahead. It also shows how forwarding will

be used to avoid unnecessary penalty in the system and lead to good Cycles per instruction.

## 4 Results

The Final product can execute all the instructions in the instruction set and provide accurate results.

The RISC architecture implemented here can tackle collisions in coding and continue operation without taking in penalty for the same.

The LM and SM operations require delay which is dependent on the number of writes we have to perform in that instance, but the logic implemented makes sure that no more than necessary delays happen.

The Branching and Jumping also take in a certain amount of delay that depends on whether they take the branch or not.

The Controller makes sure that all the control signals - Register write, Register read, Enable, Memory write etc work at the right time and place.



Figure 1: Addition happening with the delay of 6 cycles

| 00000000000000001                       | 000000000000000000000000000000000000000 | 0000000000000011 | 000000000000000000000000000000000000000 | 0000000000000101 | 000000000000000000000000000000000000000 | 0000000000000111 |
|-----------------------------------------|-----------------------------------------|------------------|-----------------------------------------|------------------|-----------------------------------------|------------------|
| 0010100001010001                        | 0001010001100010                        | 0000100111001100 | 0011001111001000                        | 0100001010100000 | 10000100100100000                       | 0101101100000010 |
| 00000000000000111                       |                                         |                  |                                         |                  |                                         |                  |
| 1111111111111111111                     |                                         |                  |                                         |                  |                                         |                  |
| 00000000000000001                       |                                         |                  |                                         |                  |                                         |                  |
| 000000000000000000000000000000000000000 |                                         |                  |                                         |                  | 0000000000000000                        |                  |
| 00000000000000011                       |                                         |                  |                                         |                  |                                         |                  |
| 0000000000000000010                     |                                         |                  |                                         |                  |                                         |                  |
| 00000000000000001                       |                                         |                  |                                         |                  |                                         |                  |
|                                         |                                         |                  |                                         |                  |                                         |                  |
|                                         |                                         |                  |                                         |                  |                                         |                  |
|                                         |                                         |                  |                                         |                  |                                         |                  |

Figure 2: Conditional Nand operation

## 5 Simulation Results

Here we will show the working of the major instructions and the observed simulations and then we will look into some simulations showing the working of Hazard detect system.

| 0000000000000000010                     | [000000000000011 | 000000000000000000000000000000000000000 | 0000000000000101 | 0000000000000110    | [0000000000000111                       | 0000000000001000 |
|-----------------------------------------|------------------|-----------------------------------------|------------------|---------------------|-----------------------------------------|------------------|
| 000 10 1000 11000 10                    | 0000100111001100 | 0011001111001000                        | 0100001010100000 | 0000 100 100 100000 | 0101101100000010                        | 0011010000001110 |
| 0000000000000111                        |                  |                                         |                  |                     |                                         |                  |
| 111111111111111111111111111111111111111 |                  |                                         |                  |                     |                                         |                  |
| 0000000000000001                        |                  |                                         |                  |                     |                                         |                  |
| 0000000000000000000                     |                  |                                         |                  | 10000000000000000   |                                         |                  |
| 0000000000000011                        |                  |                                         |                  |                     |                                         |                  |
| 00000000000000010                       |                  |                                         |                  |                     | 111111111111111111111111111111111111111 |                  |
| 00000000000000001                       |                  |                                         |                  |                     |                                         |                  |
|                                         |                  |                                         |                  |                     |                                         |                  |
|                                         |                  |                                         |                  |                     |                                         |                  |
|                                         |                  |                                         |                  |                     |                                         |                  |

Figure 3: Conditional Addition operation



Figure 4: Immediate addition

| 0000000000000000000                     | 0000000000000101     | (000000000000)                          | 110    | 000000000000  | 0111 | 000000000000 | 1000 | 000000000000 | 1001 | 000000000000 | 1010 |
|-----------------------------------------|----------------------|-----------------------------------------|--------|---------------|------|--------------|------|--------------|------|--------------|------|
| 0011001111001000                        | 0 10000 10 10 100000 | 00001001001000                          | 000 (0 | 010110110000  | 0010 | 001101000000 | 1110 | 011101000000 | 0111 | 100010101100 | 0001 |
| 0000000000000111                        |                      |                                         |        |               |      |              |      | 000000000000 | 1100 |              |      |
| 1111111111111111111                     |                      |                                         |        |               |      |              |      |              |      |              |      |
| 0000000000000001                        |                      |                                         |        |               |      |              |      |              |      |              |      |
| 000000000000000000000000000000000000000 |                      | (00000000000000000000000000000000000000 | 000    |               |      |              |      |              |      |              |      |
| 0000000000000011                        |                      |                                         |        |               |      |              |      |              |      |              |      |
| 00000000000000000000000000000000000000  |                      |                                         | 1      | 1111111111111 | 1111 |              |      |              |      |              |      |
| 000000000000000001                      |                      |                                         |        |               |      |              |      |              |      | 000000011100 | 1000 |
|                                         |                      |                                         |        |               |      |              |      |              |      |              |      |
|                                         |                      |                                         |        |               |      |              |      |              |      |              |      |

Figure 5: LLI instruction



Figure 6: Store Many - Starts writing from the 5th cycle



Figure 7: Load Many(LM)



Figure 8: Jump instruction changing PC



Figure 9: BEQ jumping

## 6 Contributions

- **Prajwal**: LMSM, Hazard Detection, Register File, Controls, Decoder4, Report.
- Sarvadnya: ALU Designing, Hazard Detection, memory, Controls, Decoder3.
- Shikhar: Control Unit Design, Hazard Detection Unit, Decoders 5 and 6, Report, Testing
- Siddick: Datapath, Controls, Decoder 2, Hazard Detection Interfacing, Writer, Testing